Basit öğe kaydını göster

dc.contributor.authorKilincceker, Onur
dc.contributor.authorTurk, Ercument
dc.contributor.authorChallenger, Moharram
dc.contributor.authorBelli, Fevzi
dc.date.accessioned2020-11-20T14:50:49Z
dc.date.available2020-11-20T14:50:49Z
dc.date.issued2018
dc.identifier.isbn978-1-5386-7839-8
dc.identifier.urihttps://doi.org/10.1109/QRS-C.2018.00103
dc.identifier.urihttps://hdl.handle.net/20.500.12809/1627
dc.description18th IEEE International Conference on Software Quality, Reliability and Security Companion (QRS-C) - JUL 16-20, 2018 - Lisbon, PORTUGALen_US
dc.descriptionChallenger, Moharram/0000-0002-5436-6070en_US
dc.descriptionWOS: 000449555600090en_US
dc.description.abstractThis paper proposes a test sequence generation approach for behavioral model validation of sequential circuits implemented in Hardware Description Language (HDL). In the procedure of test sequence generation proposed in this study, Regular Expressions (REs) are utilized to model the behavior of the System Under Test (SUT). First, the HDL program is converted to a Finite State Machine (FSM). Then, the obtained FSM is transformed to RE which is represented by a Syntax Tree (ST). In this way, the test sequence generation problem is simplified to the tree traversal algorithm in which symbol and operator coverage criteria are satisfied. The required tools for test sequence generation are provided to automatize the whole procedure of the proposed approach. Also, a running example, based on a real-life-like Traffic Light Controller (TLC), validates the proposed approach and analyzes its characteristic features.en_US
dc.description.sponsorshipIEEE, IEEE Comp Soc, IEEE Reliabil Socen_US
dc.item-language.isoengen_US
dc.publisherIeeeen_US
dc.item-rightsinfo:eu-repo/semantics/openAccessen_US
dc.subjectRegular Expressionen_US
dc.subjectTest Sequence Generationen_US
dc.subjectHardware Design Validationen_US
dc.subjectBehavioral Modelen_US
dc.subjectHardware Description Languageen_US
dc.titleRegular Expression Based Test Sequence Generation for HDL Program Validationen_US
dc.item-typeconferenceObjecten_US
dc.contributor.departmenten_US
dc.contributor.departmentTemp[Kilincceker, Onur; Belli, Fevzi] Univ Paderborn, Paderborn, Germany -- [Kilincceker, Onur] Mugla Sitki Kocman Univ, Mugla, Turkey -- [Turk, Ercument; Challenger, Moharram] Ege Univ, Int Comp Inst, Izmir, Turkey -- [Belli, Fevzi] Izmir Inst Technol, Izmir, Turkeyen_US
dc.identifier.doi10.1109/QRS-C.2018.00103
dc.identifier.startpage585en_US
dc.identifier.endpage592en_US
dc.relation.journal2018 Ieee 18Th International Conference on Software Quality, Reliability and Security Companion (Qrs-C)en_US
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US


Bu öğenin dosyaları:

DosyalarBoyutBiçimGöster

Bu öğe ile ilişkili dosya yok.

Bu öğe aşağıdaki koleksiyon(lar)da görünmektedir.

Basit öğe kaydını göster